Build(deps): Bump third_party/sby from 62d1708
to 117fb26
(#2611)
#5971
main.yml
on: push
Matrix: build-binaries
Build tools
10m 51s
Emit Workflow Info
0s
Style check
1m 42s
Verify README Correctness (Installation From Sources)
42m 38s
Matrix: Large Designs Tests / opentitan_parse_report
Matrix: Parsing Tests / parsing-tests
Large Designs Tests
/
Ibex (Vivado synthesis)
6m 12s
Large Designs Tests
/
Ibex (F4PGA synthesis)
10m 53s
Large Designs Tests
/
Opentitan 9d82960888 (synthesis)
25m 8s
Large Designs Tests
/
Opentitan (synthesis)
50m 11s
Large Designs Tests
/
VeeR-EH1 (synthesis)
5m 9s
Large Designs Tests
/
Black Parrot (AMD (Xilinx) FPGA synthesis)
12m 3s
Large Designs Tests
/
Black Parrot (ASIC synthesis)
37m 17s
Large Designs Tests
/
Black Parrot (AMD (Xilinx) with PySynlig)
32m 47s
Diff generated BSG Micro Designs tests
/
Parse and diff BSG Micro Designs
6m 8s
Matrix: Formal Verification Tests / tests-formal-verification
Parsing Tests
/
Generate AST diff
0s
Parsing Tests
/
Summary Generation
1m 31s
Verify README Correctness (Download And Run Release)
1m 45s
Annotations
9 warnings
Large Designs Tests / VeeR-EH1 (synthesis)
No files were found with the provided path: tests/build/chipsalliance.org_cores_VeeR_EH1_1.9/synth-vivado/chipsalliance.org_cores_VeeR_EH1_1.9.edif. No artifacts will be uploaded.
|
Diff generated BSG Micro Designs tests / Parse and diff BSG Micro Designs
Some generated tests differ from the reference or were not generated at all. Check the test statuses in the workflow summary or `bsg_micro_designs_summary.md` in the artifacts.
|
Formal Verification Tests / yosys
No files were found with the provided path: yosys_formal_verification_logs.tar. No artifacts will be uploaded.
|
Formal Verification Tests / simple
No files were found with the provided path: simple_formal_verification_logs.tar. No artifacts will be uploaded.
|
Formal Verification Tests / sv2v
No files were found with the provided path: sv2v_formal_verification_logs.tar. No artifacts will be uploaded.
|
Large Designs Tests / Black Parrot (ASIC synthesis)
No files were found with the provided path: build
third_party/OpenROAD-flow-scripts/logs
third_party/OpenROAD-flow-scripts/reports
third_party/OpenROAD-flow-scripts/results. No artifacts will be uploaded.
|
Large Designs Tests / Opentitan (synthesis)
No files were found with the provided path: tests/build/lowrisc_systems_custom_tiny_chip_custom_tiny_nexysvideo_0.1/synth-yosys/lowrisc_systems_custom_tiny_chip_custom_tiny_nexysvideo_0.1.edif. No artifacts will be uploaded.
|
Release Package
The following actions uses node12 which is deprecated and will be forced to run on node16: actions/checkout@v2. For more info: https://github.blog/changelog/2023-06-13-github-actions-all-actions-will-run-on-node16-instead-of-node12-by-default/
|
Release Package
The following actions use a deprecated Node.js version and will be forced to run on node20: actions/checkout@v2, 8BitJonny/[email protected]. For more info: https://github.blog/changelog/2024-03-07-github-actions-all-actions-will-run-on-node20-instead-of-node16-by-default/
|
Artifacts
Produced during runtime
Name | Size | |
---|---|---|
binaries-asan
|
288 MB |
|
binaries-package
|
22.6 MB |
|
binaries-plugin
|
40.9 MB |
|
binaries-pysynlig
|
646 MB |
|
binaries-release
|
41.4 MB |
|
bp_e_bp_unicore_cfg.edif
|
3.9 MB |
|
bsg-logs
|
5.47 MB |
|
bsg-outputs
|
1.72 MB |
|
lowrisc_ibex_top_artya7_surelog_0.1.bit
|
107 KB |
|
lowrisc_systems_top_earlgrey_nexysvideo_0.1.bit
|
612 KB |
|
opentitan-logs-full
|
5.08 MB |
|
opentitan-logs-quick
|
1.52 MB |
|
opentitan-synlig.ast
|
132 MB |
|
plots_binaries-asan
|
54.8 KB |
|
plots_binaries-package
|
31.6 KB |
|
plots_binaries-plugin
|
31.1 KB |
|
plots_binaries-pysynlig
|
67.8 KB |
|
plots_binaries-release
|
30.9 KB |
|
plots_blackparrot_synth_asic
|
210 KB |
|
plots_blackparrot_synth_xilinx
|
84 KB |
|
plots_blackparrot_synth_xilinx_python
|
197 KB |
|
plots_build_tools
|
79.5 KB |
|
plots_formal_verification_simple
|
96.5 KB |
|
plots_formal_verification_sv2v
|
106 KB |
|
plots_formal_verification_yosys
|
82.9 KB |
|
plots_ibex_synth
|
43 KB |
|
plots_ibex_synth_f4pga
|
77 KB |
|
plots_opentitan_9d82960888_synth
|
142 KB |
|
plots_opentitan_parse_report_full
|
82.9 KB |
|
plots_opentitan_parse_report_quick
|
40.6 KB |
|
plots_opentitan_synth
|
276 KB |
|
plots_tests_asan_read_systemverilog
|
219 KB |
|
plots_tests_asan_read_uhdm
|
167 KB |
|
plots_tests_plugin_read_systemverilog
|
35.4 KB |
|
plots_tests_plugin_read_uhdm
|
33.1 KB |
|
plots_tests_release_read_systemverilog
|
35.4 KB |
|
plots_tests_release_read_uhdm
|
34.3 KB |
|
plots_veer_synth
|
36.4 KB |
|
python_bp_e_bp_unicore_cfg.edif
|
3.9 MB |
|
results_parsing_tests_asan_read_systemverilog
Expired
|
390 KB |
|
results_parsing_tests_asan_read_uhdm
Expired
|
1.82 MB |
|
results_parsing_tests_plugin_read_systemverilog
Expired
|
256 KB |
|
results_parsing_tests_plugin_read_uhdm
Expired
|
1.71 MB |
|
results_parsing_tests_release_read_systemverilog
Expired
|
255 KB |
|
results_parsing_tests_release_read_uhdm
Expired
|
1.7 MB |
|
tools
|
38.9 MB |
|
top_artya7.bit
|
121 KB |
|