Skip to content

Commit

Permalink
Fixed jsons fpr new L4 MCUs
Browse files Browse the repository at this point in the history
  • Loading branch information
stefan-djordjevic-mikroe committed Jul 8, 2024
1 parent 682bf8f commit 3ff0c77
Show file tree
Hide file tree
Showing 18 changed files with 126 additions and 126 deletions.
14 changes: 7 additions & 7 deletions ARM/gcc_clang/def/STM32L4P5AE.json
Original file line number Diff line number Diff line change
Expand Up @@ -40,7 +40,7 @@
},
{
"hidden": false,
"init": "0",
"init": "1000000",
"key": "PLLON",
"label": "Main PLL enable",
"mask": "1000000",
Expand Down Expand Up @@ -142,7 +142,7 @@
},
{
"hidden": false,
"init": "0",
"init": "100",
"key": "HSION",
"label": "HSI clock enable",
"mask": "100",
Expand Down Expand Up @@ -250,7 +250,7 @@
},
{
"hidden": false,
"init": "00000001",
"init": "0",
"key": "MSION",
"label": "MSI clock enable",
"mask": "1",
Expand Down Expand Up @@ -476,7 +476,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "3",
"key": "SW",
"label": "System clock switch",
"mask": "3",
Expand Down Expand Up @@ -760,7 +760,7 @@
},
{
"hidden": false,
"init": "00001000",
"init": "00000f00",
"key": "PLLN",
"label": "Main PLL multiplication factor for VCO",
"mask": "7f00",
Expand Down Expand Up @@ -1322,7 +1322,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "2",
"key": "PLLSRC",
"label": "Main PLL, PLLSAI1 and PLLSAI2 entry clock source",
"mask": "3",
Expand Down Expand Up @@ -1656,5 +1656,5 @@
"core": "M4EF",
"delay_src_path": "delays/m4ef/__lib_delays.c",
"mcu": "STM32L4P5AE",
"clock": 4
"clock": 120
}
14 changes: 7 additions & 7 deletions ARM/gcc_clang/def/STM32L4P5AG.json
Original file line number Diff line number Diff line change
Expand Up @@ -40,7 +40,7 @@
},
{
"hidden": false,
"init": "0",
"init": "1000000",
"key": "PLLON",
"label": "Main PLL enable",
"mask": "1000000",
Expand Down Expand Up @@ -142,7 +142,7 @@
},
{
"hidden": false,
"init": "0",
"init": "100",
"key": "HSION",
"label": "HSI clock enable",
"mask": "100",
Expand Down Expand Up @@ -250,7 +250,7 @@
},
{
"hidden": false,
"init": "00000001",
"init": "0",
"key": "MSION",
"label": "MSI clock enable",
"mask": "1",
Expand Down Expand Up @@ -476,7 +476,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "3",
"key": "SW",
"label": "System clock switch",
"mask": "3",
Expand Down Expand Up @@ -760,7 +760,7 @@
},
{
"hidden": false,
"init": "00001000",
"init": "00000f00",
"key": "PLLN",
"label": "Main PLL multiplication factor for VCO",
"mask": "7f00",
Expand Down Expand Up @@ -1322,7 +1322,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "2",
"key": "PLLSRC",
"label": "Main PLL, PLLSAI1 and PLLSAI2 entry clock source",
"mask": "3",
Expand Down Expand Up @@ -1656,5 +1656,5 @@
"core": "M4EF",
"delay_src_path": "delays/m4ef/__lib_delays.c",
"mcu": "STM32L4P5AG",
"clock": 4
"clock": 120
}
14 changes: 7 additions & 7 deletions ARM/gcc_clang/def/STM32L4P5CE.json
Original file line number Diff line number Diff line change
Expand Up @@ -40,7 +40,7 @@
},
{
"hidden": false,
"init": "0",
"init": "1000000",
"key": "PLLON",
"label": "Main PLL enable",
"mask": "1000000",
Expand Down Expand Up @@ -142,7 +142,7 @@
},
{
"hidden": false,
"init": "0",
"init": "100",
"key": "HSION",
"label": "HSI clock enable",
"mask": "100",
Expand Down Expand Up @@ -250,7 +250,7 @@
},
{
"hidden": false,
"init": "00000001",
"init": "0",
"key": "MSION",
"label": "MSI clock enable",
"mask": "1",
Expand Down Expand Up @@ -476,7 +476,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "3",
"key": "SW",
"label": "System clock switch",
"mask": "3",
Expand Down Expand Up @@ -760,7 +760,7 @@
},
{
"hidden": false,
"init": "00001000",
"init": "00000f00",
"key": "PLLN",
"label": "Main PLL multiplication factor for VCO",
"mask": "7f00",
Expand Down Expand Up @@ -1322,7 +1322,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "2",
"key": "PLLSRC",
"label": "Main PLL, PLLSAI1 and PLLSAI2 entry clock source",
"mask": "3",
Expand Down Expand Up @@ -1656,5 +1656,5 @@
"core": "M4EF",
"delay_src_path": "delays/m4ef/__lib_delays.c",
"mcu": "STM32L4P5CE",
"clock": 4
"clock": 120
}
14 changes: 7 additions & 7 deletions ARM/gcc_clang/def/STM32L4P5CG.json
Original file line number Diff line number Diff line change
Expand Up @@ -40,7 +40,7 @@
},
{
"hidden": false,
"init": "0",
"init": "1000000",
"key": "PLLON",
"label": "Main PLL enable",
"mask": "1000000",
Expand Down Expand Up @@ -142,7 +142,7 @@
},
{
"hidden": false,
"init": "0",
"init": "100",
"key": "HSION",
"label": "HSI clock enable",
"mask": "100",
Expand Down Expand Up @@ -250,7 +250,7 @@
},
{
"hidden": false,
"init": "00000001",
"init": "0",
"key": "MSION",
"label": "MSI clock enable",
"mask": "1",
Expand Down Expand Up @@ -476,7 +476,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "3",
"key": "SW",
"label": "System clock switch",
"mask": "3",
Expand Down Expand Up @@ -760,7 +760,7 @@
},
{
"hidden": false,
"init": "00001000",
"init": "00000f00",
"key": "PLLN",
"label": "Main PLL multiplication factor for VCO",
"mask": "7f00",
Expand Down Expand Up @@ -1322,7 +1322,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "2",
"key": "PLLSRC",
"label": "Main PLL, PLLSAI1 and PLLSAI2 entry clock source",
"mask": "3",
Expand Down Expand Up @@ -1656,5 +1656,5 @@
"core": "M4EF",
"delay_src_path": "delays/m4ef/__lib_delays.c",
"mcu": "STM32L4P5CG",
"clock": 4
"clock": 120
}
14 changes: 7 additions & 7 deletions ARM/gcc_clang/def/STM32L4P5QE.json
Original file line number Diff line number Diff line change
Expand Up @@ -40,7 +40,7 @@
},
{
"hidden": false,
"init": "0",
"init": "1000000",
"key": "PLLON",
"label": "Main PLL enable",
"mask": "1000000",
Expand Down Expand Up @@ -142,7 +142,7 @@
},
{
"hidden": false,
"init": "0",
"init": "100",
"key": "HSION",
"label": "HSI clock enable",
"mask": "100",
Expand Down Expand Up @@ -250,7 +250,7 @@
},
{
"hidden": false,
"init": "00000001",
"init": "0",
"key": "MSION",
"label": "MSI clock enable",
"mask": "1",
Expand Down Expand Up @@ -476,7 +476,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "3",
"key": "SW",
"label": "System clock switch",
"mask": "3",
Expand Down Expand Up @@ -760,7 +760,7 @@
},
{
"hidden": false,
"init": "00001000",
"init": "00000f00",
"key": "PLLN",
"label": "Main PLL multiplication factor for VCO",
"mask": "7f00",
Expand Down Expand Up @@ -1322,7 +1322,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "2",
"key": "PLLSRC",
"label": "Main PLL, PLLSAI1 and PLLSAI2 entry clock source",
"mask": "3",
Expand Down Expand Up @@ -1656,5 +1656,5 @@
"core": "M4EF",
"delay_src_path": "delays/m4ef/__lib_delays.c",
"mcu": "STM32L4P5QE",
"clock": 4
"clock": 120
}
14 changes: 7 additions & 7 deletions ARM/gcc_clang/def/STM32L4P5QG.json
Original file line number Diff line number Diff line change
Expand Up @@ -40,7 +40,7 @@
},
{
"hidden": false,
"init": "0",
"init": "1000000",
"key": "PLLON",
"label": "Main PLL enable",
"mask": "1000000",
Expand Down Expand Up @@ -142,7 +142,7 @@
},
{
"hidden": false,
"init": "0",
"init": "100",
"key": "HSION",
"label": "HSI clock enable",
"mask": "100",
Expand Down Expand Up @@ -250,7 +250,7 @@
},
{
"hidden": false,
"init": "00000001",
"init": "0",
"key": "MSION",
"label": "MSI clock enable",
"mask": "1",
Expand Down Expand Up @@ -476,7 +476,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "3",
"key": "SW",
"label": "System clock switch",
"mask": "3",
Expand Down Expand Up @@ -760,7 +760,7 @@
},
{
"hidden": false,
"init": "00001000",
"init": "00000f00",
"key": "PLLN",
"label": "Main PLL multiplication factor for VCO",
"mask": "7f00",
Expand Down Expand Up @@ -1322,7 +1322,7 @@
},
{
"hidden": false,
"init": "00000000",
"init": "2",
"key": "PLLSRC",
"label": "Main PLL, PLLSAI1 and PLLSAI2 entry clock source",
"mask": "3",
Expand Down Expand Up @@ -1656,5 +1656,5 @@
"core": "M4EF",
"delay_src_path": "delays/m4ef/__lib_delays.c",
"mcu": "STM32L4P5QG",
"clock": 4
"clock": 120
}
Loading

0 comments on commit 3ff0c77

Please sign in to comment.