Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Run any RVV based Core for further RVV Understanding #71

Open
shahzaibk23 opened this issue Oct 20, 2023 · 1 comment
Open

Run any RVV based Core for further RVV Understanding #71

shahzaibk23 opened this issue Oct 20, 2023 · 1 comment
Labels
rtl Implementation in Chisel Vector Implementation

Comments

@shahzaibk23
Copy link
Member

To Review any Open Source RVV Core for further researching and figuring things out.

@shahzaibk23 shahzaibk23 added rtl Implementation in Chisel Vector Implementation labels Oct 20, 2023
@latifbhatti
Copy link
Collaborator

I've researched another co-processor called Vicuna, which supports the vector extension built using the System Verilog language. I've created a .VCD file to visualize the output of elective (emul), (evl), and number field (nf) on GTK Wave.

Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
rtl Implementation in Chisel Vector Implementation
Projects
None yet
Development

No branches or pull requests

2 participants