forked from mchehab/rasdaemon
-
Notifications
You must be signed in to change notification settings - Fork 0
/
ras-mce-handler.c
484 lines (433 loc) · 13.1 KB
/
ras-mce-handler.c
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
/*
* Copyright (C) 2013 Mauro Carvalho Chehab <[email protected]>
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation; either version 2 of the License, or
* (at your option) any later version.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program; if not, write to the Free Software
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
*/
#include <ctype.h>
#include <errno.h>
#include <stdio.h>
#include <stdlib.h>
#include <string.h>
#include <unistd.h>
#include <stdint.h>
#include <traceevent/kbuffer.h>
#include "ras-mce-handler.h"
#include "ras-record.h"
#include "ras-logger.h"
#include "ras-report.h"
/*
* The code below were adapted from Andi Kleen/Intel/SuSe mcelog code,
* released under GNU Public General License, v.2
*/
static char *cputype_name[] = {
[CPU_GENERIC] = "generic CPU",
[CPU_P6OLD] = "Intel PPro/P2/P3/old Xeon",
[CPU_CORE2] = "Intel Core", /* 65nm and 45nm */
[CPU_K8] = "AMD K8 and derivates",
[CPU_P4] = "Intel P4",
[CPU_NEHALEM] = "Intel Xeon 5500 series / Core i3/5/7 (\"Nehalem/Westmere\")",
[CPU_DUNNINGTON] = "Intel Xeon 7400 series",
[CPU_TULSA] = "Intel Xeon 7100 series",
[CPU_INTEL] = "Intel generic architectural MCA",
[CPU_XEON75XX] = "Intel Xeon 7500 series",
[CPU_SANDY_BRIDGE] = "Sandy Bridge", /* Fill in better name */
[CPU_SANDY_BRIDGE_EP] = "Sandy Bridge EP", /* Fill in better name */
[CPU_IVY_BRIDGE] = "Ivy Bridge", /* Fill in better name */
[CPU_IVY_BRIDGE_EPEX] = "Ivy Bridge EP/EX", /* Fill in better name */
[CPU_HASWELL] = "Haswell",
[CPU_HASWELL_EPEX] = "Intel Xeon v3 (Haswell) EP/EX",
[CPU_BROADWELL] = "Broadwell",
[CPU_BROADWELL_DE] = "Broadwell DE",
[CPU_BROADWELL_EPEX] = "Broadwell EP/EX",
[CPU_KNIGHTS_LANDING] = "Knights Landing",
[CPU_KNIGHTS_MILL] = "Knights Mill",
[CPU_SKYLAKE_XEON] = "Skylake server",
[CPU_AMD_SMCA] = "AMD Scalable MCA",
[CPU_DHYANA] = "Hygon Family 18h Moksha",
[CPU_ICELAKE_XEON] = "Icelake server",
[CPU_ICELAKE_DE] = "Icelake server D Family",
[CPU_TREMONT_D] = "Tremont microserver",
[CPU_SAPPHIRERAPIDS] = "Sapphirerapids server",
};
static enum cputype select_intel_cputype(struct ras_events *ras)
{
struct mce_priv *mce = ras->mce_priv;
if (mce->family == 15) {
if (mce->model == 6)
return CPU_TULSA;
return CPU_P4;
}
if (mce->family == 6) {
if (mce->model >= 0x1a && mce->model != 28)
mce->mc_error_support = 1;
if (mce->model < 0xf)
return CPU_P6OLD;
else if (mce->model == 0xf || mce->model == 0x17) /* Merom/Penryn */
return CPU_CORE2;
else if (mce->model == 0x1d)
return CPU_DUNNINGTON;
else if (mce->model == 0x1a || mce->model == 0x2c ||
mce->model == 0x1e || mce->model == 0x25)
return CPU_NEHALEM;
else if (mce->model == 0x2e || mce->model == 0x2f)
return CPU_XEON75XX;
else if (mce->model == 0x2a)
return CPU_SANDY_BRIDGE;
else if (mce->model == 0x2d)
return CPU_SANDY_BRIDGE_EP;
else if (mce->model == 0x3a)
return CPU_IVY_BRIDGE;
else if (mce->model == 0x3e)
return CPU_IVY_BRIDGE_EPEX;
else if (mce->model == 0x3c || mce->model == 0x45 ||
mce->model == 0x46)
return CPU_HASWELL;
else if (mce->model == 0x3f)
return CPU_HASWELL_EPEX;
else if (mce->model == 0x56)
return CPU_BROADWELL_DE;
else if (mce->model == 0x4f)
return CPU_BROADWELL_EPEX;
else if (mce->model == 0x3d)
return CPU_BROADWELL;
else if (mce->model == 0x57)
return CPU_KNIGHTS_LANDING;
else if (mce->model == 0x85)
return CPU_KNIGHTS_MILL;
else if (mce->model == 0x55)
return CPU_SKYLAKE_XEON;
else if (mce->model == 0x6a)
return CPU_ICELAKE_XEON;
else if (mce->model == 0x6c)
return CPU_ICELAKE_DE;
else if (mce->model == 0x86)
return CPU_TREMONT_D;
else if (mce->model == 0x8f)
return CPU_SAPPHIRERAPIDS;
if (mce->model > 0x1a) {
log(ALL, LOG_INFO,
"Family 6 Model %x CPU: only decoding architectural errors\n",
mce->model);
return CPU_INTEL;
}
}
if (mce->family > 6) {
log(ALL, LOG_INFO,
"Family %u Model %x CPU: only decoding architectural errors\n",
mce->family, mce->model);
return CPU_INTEL;
}
log(ALL, LOG_INFO,
"Unknown Intel CPU type Family %x Model %x\n",
mce->family, mce->model);
return mce->family == 6 ? CPU_P6OLD : CPU_GENERIC;
}
static int detect_cpu(struct ras_events *ras)
{
struct mce_priv *mce = ras->mce_priv;
FILE *f;
int ret = 0;
char *line = NULL;
size_t linelen = 0;
enum {
CPU_VENDOR = 1,
CPU_FAMILY = 2,
CPU_MODEL = 4,
CPU_MHZ = 8,
CPU_FLAGS = 16,
CPU_ALL = 0x1f
} seen = 0;
mce->family = 0;
mce->model = 0;
mce->mhz = 0;
mce->vendor[0] = '\0';
f = fopen("/proc/cpuinfo","r");
if (!f) {
log(ALL, LOG_INFO, "Can't open /proc/cpuinfo\n");
return errno;
}
while (seen != CPU_ALL && getdelim(&line, &linelen, '\n', f) > 0) {
if (sscanf(line, "vendor_id : %63[^\n]",
(char *)&mce->vendor) == 1)
seen |= CPU_VENDOR;
else if (sscanf(line, "cpu family : %d", &mce->family) == 1)
seen |= CPU_FAMILY;
else if (sscanf(line, "model : %d", &mce->model) == 1)
seen |= CPU_MODEL;
else if (sscanf(line, "cpu MHz : %lf", &mce->mhz) == 1)
seen |= CPU_MHZ;
else if (!strncmp(line, "flags", 5) && isspace(line[6])) {
if (mce->processor_flags)
free(mce->processor_flags);
mce->processor_flags = line;
line = NULL;
linelen = 0;
seen |= CPU_FLAGS;
}
}
if (seen != CPU_ALL) {
log(ALL, LOG_INFO, "Can't parse /proc/cpuinfo: missing%s%s%s%s%s\n",
(seen & CPU_VENDOR) ? "" : " [vendor_id]",
(seen & CPU_FAMILY) ? "" : " [cpu family]",
(seen & CPU_MODEL) ? "" : " [model]",
(seen & CPU_MHZ) ? "" : " [cpu MHz]",
(seen & CPU_FLAGS) ? "" : " [flags]");
ret = EINVAL;
goto ret;
}
/* Handle only Intel and AMD CPUs */
ret = 0;
if (!strcmp(mce->vendor, "AuthenticAMD")) {
if (mce->family == 15)
mce->cputype = CPU_K8;
if (strstr(mce->processor_flags, "smca")) {
mce->cputype = CPU_AMD_SMCA;
goto ret;
}
if (mce->family > 25) {
log(ALL, LOG_INFO,
"Can't parse MCE for this AMD CPU yet %d\n",
mce->family);
ret = EINVAL;
}
goto ret;
} else if (!strcmp(mce->vendor,"HygonGenuine")) {
if (mce->family == 24) {
mce->cputype = CPU_DHYANA;
}
goto ret;
} else if (!strcmp(mce->vendor,"GenuineIntel")) {
mce->cputype = select_intel_cputype(ras);
} else {
ret = EINVAL;
}
ret:
fclose(f);
free(line);
return ret;
}
int register_mce_handler(struct ras_events *ras, unsigned ncpus)
{
int rc;
struct mce_priv *mce;
ras->mce_priv = calloc(1, sizeof(struct mce_priv));
if (!ras->mce_priv) {
log(ALL, LOG_INFO, "Can't allocate memory MCE data\n");
return ENOMEM;
}
mce = ras->mce_priv;
rc = detect_cpu(ras);
if (rc) {
if (mce->processor_flags)
free (mce->processor_flags);
free (ras->mce_priv);
ras->mce_priv = NULL;
return (rc);
}
switch (mce->cputype) {
case CPU_SANDY_BRIDGE_EP:
case CPU_IVY_BRIDGE_EPEX:
case CPU_HASWELL_EPEX:
case CPU_KNIGHTS_LANDING:
case CPU_KNIGHTS_MILL:
set_intel_imc_log(mce->cputype, ncpus);
default:
break;
}
return rc;
}
/*
* End of mcelog's code
*/
static void report_mce_event(struct ras_events *ras,
struct tep_record *record,
struct trace_seq *s, struct mce_event *e)
{
time_t now;
struct tm *tm;
struct mce_priv *mce = ras->mce_priv;
/*
* Newer kernels (3.10-rc1 or upper) provide an uptime clock.
* On previous kernels, the way to properly generate an event would
* be to inject a fake one, measure its timestamp and diff it against
* gettimeofday. We won't do it here. Instead, let's use uptime,
* falling-back to the event report's time, if "uptime" clock is
* not available (legacy kernels).
*/
if (ras->use_uptime)
now = record->ts/user_hz + ras->uptime_diff;
else
now = time(NULL);
tm = localtime(&now);
if (tm)
strftime(e->timestamp, sizeof(e->timestamp),
"%Y-%m-%d %H:%M:%S %z", tm);
trace_seq_printf(s, "%s ", e->timestamp);
if (*e->bank_name)
trace_seq_printf(s, "%s", e->bank_name);
else
trace_seq_printf(s, "bank=%x", e->bank);
trace_seq_printf(s, ", status= %llx", (long long)e->status);
if (*e->error_msg)
trace_seq_printf(s, ", %s", e->error_msg);
if (*e->mcistatus_msg)
trace_seq_printf(s, ", mci=%s", e->mcistatus_msg);
if (*e->mcastatus_msg)
trace_seq_printf(s, ", mca=%s", e->mcastatus_msg);
if (*e->user_action)
trace_seq_printf(s, " %s", e->user_action);
if (*e->mc_location)
trace_seq_printf(s, ", %s", e->mc_location);
#if 0
/*
* While the logic for decoding tsc is there at mcelog, why to
* decode/print it, if we already got the uptime from the
* tracing event? Let's just discard it for now.
*/
trace_seq_printf(s, ", tsc= %d", e->tsc);
trace_seq_printf(s, ", walltime= %d", e->walltime);
#endif
trace_seq_printf(s, ", cpu_type= %s", cputype_name[mce->cputype]);
trace_seq_printf(s, ", cpu= %d", e->cpu);
trace_seq_printf(s, ", socketid= %d", e->socketid);
#if 0
/*
* The CPU vendor is already reported from mce->cputype
*/
trace_seq_printf(s, ", cpuvendor= %d", e->cpuvendor);
trace_seq_printf(s, ", cpuid= %d", e->cpuid);
#endif
if (e->ip)
trace_seq_printf(s, ", ip= %llx%s",
(long long)e->ip,
!(e->mcgstatus & MCG_STATUS_EIPV) ? " (INEXACT)" : "");
if (e->cs)
trace_seq_printf(s, ", cs= %x", e->cs);
if (e->status & MCI_STATUS_MISCV)
trace_seq_printf(s, ", misc= %llx", (long long)e->misc);
if (e->status & MCI_STATUS_ADDRV)
trace_seq_printf(s, ", addr= %llx", (long long)e->addr);
if (e->status & MCI_STATUS_SYNDV)
trace_seq_printf(s, ", synd= %llx", (long long)e->synd);
if (e->ipid)
trace_seq_printf(s, ", ipid= %llx", (long long)e->ipid);
if (*e->mcgstatus_msg)
trace_seq_printf(s, ", %s", e->mcgstatus_msg);
else
trace_seq_printf(s, ", mcgstatus= %llx",
(long long)e->mcgstatus);
if (e->mcgcap)
trace_seq_printf(s, ", mcgcap= %llx", (long long)e->mcgcap);
trace_seq_printf(s, ", apicid= %x", e->apicid);
/*
* FIXME: The original mcelog userspace tool uses DMI to map from
* address to DIMM. From the comments there, the code there doesn't
* take interleaving sets into account. Also, it is known that
* BIOS is generally not reliable enough to associate DIMM labels
* with addresses.
* As, in thesis, we shouldn't be receiving memory error reports via
* MCE, as they should go via EDAC traces, let's not do it.
*/
}
int ras_mce_event_handler(struct trace_seq *s,
struct tep_record *record,
struct tep_event *event, void *context)
{
unsigned long long val;
struct ras_events *ras = context;
struct mce_priv *mce = ras->mce_priv;
struct mce_event e;
int rc = 0;
memset(&e, 0, sizeof(e));
/* Parse the MCE error data */
if (tep_get_field_val(s, event, "mcgcap", record, &val, 1) < 0)
return -1;
e.mcgcap = val;
if (tep_get_field_val(s, event, "mcgstatus", record, &val, 1) < 0)
return -1;
e.mcgstatus = val;
if (tep_get_field_val(s, event, "status", record, &val, 1) < 0)
return -1;
e.status = val;
if (tep_get_field_val(s, event, "addr", record, &val, 1) < 0)
return -1;
e.addr = val;
if (tep_get_field_val(s, event, "misc", record, &val, 1) < 0)
return -1;
e.misc = val;
if (tep_get_field_val(s, event, "ip", record, &val, 1) < 0)
return -1;
e.ip = val;
if (tep_get_field_val(s, event, "tsc", record, &val, 1) < 0)
return -1;
e.tsc = val;
if (tep_get_field_val(s, event, "walltime", record, &val, 1) < 0)
return -1;
e.walltime = val;
if (tep_get_field_val(s, event, "cpu", record, &val, 1) < 0)
return -1;
e.cpu = val;
if (tep_get_field_val(s, event, "cpuid", record, &val, 1) < 0)
return -1;
e.cpuid = val;
if (tep_get_field_val(s, event, "apicid", record, &val, 1) < 0)
return -1;
e.apicid = val;
if (tep_get_field_val(s, event, "socketid", record, &val, 1) < 0)
return -1;
e.socketid = val;
if (tep_get_field_val(s, event, "cs", record, &val, 1) < 0)
return -1;
e.cs = val;
if (tep_get_field_val(s, event, "bank", record, &val, 1) < 0)
return -1;
e.bank = val;
if (tep_get_field_val(s, event, "cpuvendor", record, &val, 1) < 0)
return -1;
e.cpuvendor = val;
/* Get New entries */
if (tep_get_field_val(s, event, "synd", record, &val, 1) < 0)
return -1;
e.synd = val;
if (tep_get_field_val(s, event, "ipid", record, &val, 1) < 0)
return -1;
e.ipid = val;
switch (mce->cputype) {
case CPU_GENERIC:
break;
case CPU_K8:
rc = parse_amd_k8_event(ras, &e);
break;
case CPU_AMD_SMCA:
case CPU_DHYANA:
rc = parse_amd_smca_event(ras, &e);
break;
default: /* All other CPU types are Intel */
rc = parse_intel_event(ras, &e);
}
if (rc)
return rc;
if (!*e.error_msg && *e.mcastatus_msg)
mce_snprintf(e.error_msg, "%s", e.mcastatus_msg);
report_mce_event(ras, record, s, &e);
#ifdef HAVE_SQLITE3
ras_store_mce_record(ras, &e);
#endif
#ifdef HAVE_ABRT_REPORT
/* Report event to ABRT */
ras_report_mce_event(ras, &e);
#endif
return 0;
}