Skip to content

Latest commit

 

History

History
58 lines (49 loc) · 1.66 KB

README.md

File metadata and controls

58 lines (49 loc) · 1.66 KB

EE332 Digital System Design

注意事项

提交代码时请参考gitignore文件中的忽略项

  • Vivado项目文件夹仅需上传{项目根目录}/*.srcs/**/new下的Verilog或VHDL源码文件
  • 无需上传{项目根目录}/*.(sim|synth|impl)/**下的仿真、综合、实现文件
  • 文件名和目录名中不要包含空格和括号

Progress

Progress_Table

  • 40% Lab2
    • 100% Full Adder
      • Simulation
      • Report
    • 100% Process Simulation
      • Simulation
      • Report
    • 100% 16-4 Proirity Coder
      • Simulation
      • Report
    • 0% Decimal Counter
      • Simulation
      • Report
    • 0% FSM
      • Simulation
      • Report
    • 0% Performance and cost comparison of 16-bit multipliers
      • Simulation
      • Report
  • 33% Lab3 7-segment LED decoder
    • Table
    • Simulation
    • Report
  • 0% Lab4
    • 0% Step motor
  • 5% Project: FOC Motor Control using FPGA
    • 5% FOC algorithm investigation
    • 0% PL programming
    • 0% PS programming
    • 0% PCB
      • 0% Select appropriated parts
      • 0% HW debugging
    • 0% Mechanical manufacturing
      • CAD
      • 3dp frame

鸣谢

vivado生成的pdf转图片和裁剪: